Web Analytics
Datasheet
Teiledatenblatt > CPLD chip > Lattice Semiconductor > ISPLSI 1032E-125LJ Datenblatt-PDF > ISPLSI 1032E-125LJ Programmierhandbuch Seite 1/18
ISPLSI 1032E-125LJ
€ 31.30
Preis von AiPCBA

ISPLSI 1032E-125LJ Programmierhandbuch - Lattice Semiconductor

  • Hersteller:
    Lattice Semiconductor
  • Kategorie:
    CPLD chip
  • Fallpaket
    PLCC-84
  • Beschreibung:
    CPLD ispLSI® 1000E Family 6K Gates 128 Macro Cells 125MHz 5V 84Pin PLCC
Aktualisierte Uhrzeit: 2024-08-02 19:18:17 (UTC+8)

ISPLSI 1032E-125LJ Programmierhandbuch

Seite:von 18
PDF herunterladen
Neu laden
herunterladen
ispLSI
®
1032E
In-System Programmable High Density PLD
1032e_09 1
USE ispLSI 1032EA FOR NEW DESIGNS
Lead-
Free
Package
Options
Available!
Functional Block DiagramFeatures
HIGH DENSITY PROGRAMMABLE LOGIC
6000 PLD Gates
64 I/O Pins, Eight Dedicated Inputs
192 Registers
High Speed Global Interconnect
Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
Small Logic Block Size for Random Logic
HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
fmax = 125 MHz Maximum Operating Frequency
tpd = 7.5 ns Propagation Delay
TTL Compatible Inputs and Outputs
Electrically Erasable and Reprogrammable
Non-Volatile
100% Tested at Time of Manufacture
Unused Product Term Shutdown Saves Power
IN-SYSTEM PROGRAMMABLE
In-System Programmable (ISP™) 5V Only
Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
Reprogram Soldered Devices for Faster Prototyping
OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
Complete Programmable Device Can Combine Glue
Logic and Structured Designs
Enhanced Pin Locking Capability
Four Dedicated Clock Input Pins
Synchronous and Asynchronous Clocks
Programmable Output Slew Rate Control to
Minimize Switching Noise
Flexible Pin Placement
Optimized Global Routing Pool Provides Global
Interconnectivity
Lead-Free Package Options
Output Routing Pool
Output Routing Pool
D7 D6 D5 D4 D3 D2 D1 D0
B0 B1 B2 B3 B4 B5 B6 B7
A0
A1
A2
A3
A4
A5
A6
A7
C7
C6
C5
C4
C3
C2
C1
C0
Output Routing Pool
Output Routing Pool
CLK
Global Routing Pool (GRP)
0139A(A1)-isp
Logic
Array
DQ
DQ
DQ
DQ
GLB
Description
The ispLSI 1032E is a High Density Programmable Logic
Device containing 192 Registers, 64 Universal I/O pins,
eight Dedicated Input pins, four Dedicated Clock Input
pins and a Global Routing Pool (GRP). The GRP
provides complete interconnectivity between all of these
elements. The ispLSI 1032E device offers 5V non-vola-
tile in-system programmability of the logic, as well as the
interconnects to provide truly reconfigurable systems. A
functional superset of the ispLSI 1032 architecture, the
ispLSI 1032E device adds two new global output enable
pins.
The basic unit of logic on the ispLSI 1032E device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1…D7 (see Figure 1). There are a total of 32 GLBs in the
ispLSI 1032E device. Each GLB has 18 inputs, a pro-
grammable AND/OR/Exclusive OR array, and four outputs
which can be configured to be either combinatorial or
registered. Inputs to the GLB come from the GRP and
dedicated inputs. All of the GLB outputs are brought back
into the GRP so that they can be connected to the inputs
of any GLB on the device.
Copyright © 2006 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. August 2006
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com

ISPLSI 1032E-125LJ Datenblatt-PDF

ISPLSI 1032E-125LJ Datenblatt PDF
Lattice Semiconductor
18 Seiten, 295 KB
ISPLSI 1032E-125LJ Programmierhandbuch
Lattice Semiconductor
18 Seiten, 292 KB
ISPLSI 1032E-125LJ Anderes Datenblatt
Lattice Semiconductor
3 Seiten, 317 KB
ISPLSI 1032E-125LJ Diagramme zeichnen
Lattice Semiconductor
124 Seiten, 14507 KB

ISPLSI1032E125 Datenblatt-PDF

ISPLSI 1032E-125LTN Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI 1000E Family 6K Gates 128 Macro Cells 125MHz 5V 100Pin TQFP
ISPLSI1032E-125LT Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI® 1000E Family 6K Gates 128 Macro Cells 125MHz 5V 100Pin TQFP
ISPLSI 1032E-125LT Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI® 1000E Family 6K Gates 128 Macro Cells 125MHz 5V 100Pin TQFP
ISPLSI 1032E-125LJ Datenblatt PDF
Lattice Semiconductor
CPLD ispLSI® 1000E Family 6K Gates 128 Macro Cells 125MHz 5V 84Pin PLCC
ISPLSI 1032E-125LJN Programmierhandbuch
Lattice Semiconductor
CPLD ispLSI® 1000E Family 6K Gates 128 Macro Cells 125MHz 5V 84Pin PLCC
ISPLSI1032E125LT
Datenblatt PDF
Lattice Semiconductor
TQFP100
ISPLSI1032E-125LJ Datenblatt PDF
Lattice Semiconductor
High-Density Programmable Logic
ISPLSI1032E-125LTN Programmierhandbuch
Integrated Silicon Solution(ISSI)
IC CPLD 128MC 7.5NS 100TQFP
ISPLSI1032E-125LTN Datenblatt PDF
Lattice Semiconductor
ISPLSI 1000E 6K GATES 128 MC 167MHz EECMOS 5V 100TQFP
ISPLSI1032E125LJ
Datenblatt PDF
Lattice Semiconductor
PLCC84
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden