Web Analytics
Datasheet
Teiledatenblatt > CPLD chip > Altera > EPM7128SLC84-6 Datenblatt-PDF > EPM7128SLC84-6 Programmierhandbuch Seite 1/67
EPM7128SLC84-6
€ 55.37
Preis von AiPCBA

EPM7128SLC84-6 Programmierhandbuch - Altera

Aktualisierte Uhrzeit: 2024-08-03 09:13:06 (UTC+8)

EPM7128SLC84-6 Programmierhandbuch

Seite:von 67
PDF herunterladen
Neu laden
herunterladen
®
Altera Corporation 1
MAX 7000
Programmable Logic
Device Family
September 2005, ver. 6.7 Data Sheet
DS-MAX7000-6.7
Features...
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX
7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see Tables 1 and 2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the MAX 7000A Programmable Logic Device Family
Data Sheet or the MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature EPM7032 EPM7064 EPM7096 EPM7128E EPM7160E EPM7192E EPM7256E
Usable
gates
600 1,250 1,800 2,500 3,200 3,750 5,000
Macrocells 32 64 96 128 160 192 256
Logic array
blocks
2468101216
Maximum
user I/O pins
36 68 76 100 104 124 164
t
PD
(ns) 6 6 7.5 7.5 10 12 12
t
SU
(ns)5566777
t
FSU
(ns)2.5 2.533333
t
CO1
(ns) 4 4 4.5 4.5 5 6 6
f
CNT
(MHz) 151.5 151.5 125.0 125.0 100.0 90.9 90.9
Verzeichnis

EPM7128SLC84-6 Datenblatt-PDF

EPM7128SLC84-6 Datenblatt PDF
Altera
66 Seiten, 580 KB
EPM7128SLC84-6 Programmierhandbuch
Altera
67 Seiten, 485 KB
EPM7128SLC84-6 Anderes Datenblatt
Altera
18 Seiten, 486 KB
EPM7128SLC84-6 Andere Referenzen
Altera
1 Seiten, 141 KB

EPM7128 Datenblatt-PDF

EPM7128AETC100-10N
Programmierhandbuch
Altera
CPLD MAX 7000A Family 2.5K Gates 128 Macro Cells 98MHz CMOS Technology 3.3V 100Pin TQFP
EPM7128SLC84-15N
Datenblatt PDF
Altera
CPLD MAX 7000 Family 2.5K Gates 128 Macro Cells 76.9MHz 5V 84Pin PLCC
EPM7128AETI100-7N
Datenblatt PDF
Altera
CPLD MAX 7000A Family 2.5K Gates 128 Macro Cells 129.9MHz CMOS Technology 3.3V 100Pin TQFP
EPM7128STC100-15N
Datenblatt PDF
Altera
CPLD MAX 7000S Family 2.5K Gates 128 Macro Cells 76.9MHz 5V 100Pin TQFP
EPM7128AETC100-7N
Datenblatt PDF
Altera
CPLD MAX 7000A Family 2.5K Gates 128 Macro Cells 129.9MHz CMOS Technology 3.3V 100Pin TQFP
EPM7128STC100-10N
Datenblatt PDF
Altera
CPLD MAX 7000S Family 2.5K Gates 128 Macro Cells 100MHz 5V 100Pin TQFP
EPM7128SQC100-15N
Datenblatt PDF
Altera
CPLD MAX 7000 Family 2.5K Gates 128 Macro Cells 76.9MHz 5V 100Pin PQFP
EPM7128AETC100-10
Programmierhandbuch
Altera
CPLD MAX 7000A Family 2.5K Gates 128 Macro Cells 98MHz CMOS Technology 3.3V 100Pin TQFP
EPM7128STC100-15
Datenblatt PDF
Altera
CPLD MAX 7000S Family 2.5K Gates 128 Macro Cells 76.9MHz CMOS Technology 5V 100Pin TQFP
EPM7128SQC100-10N
Datenblatt PDF
Altera
CPLD MAX 7000 Family 2.5K Gates 128 Macro Cells 100MHz 5V 100Pin PQFP
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Dokumentation beziehen: EPM7128 Datenblatt PDF
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden