Web Analytics
Datasheet
Teiledatenblatt > CPLD chip > Altera > EPM7064BTC44-3 Datenblatt-PDF > EPM7064BTC44-3 Programmierhandbuch Seite 1/66
EPM7064BTC44-3
€ 28.29
Preis von AiPCBA

EPM7064BTC44-3 Programmierhandbuch - Altera

Aktualisierte Uhrzeit: 2024-08-05 08:29:02 (UTC+8)

EPM7064BTC44-3 Programmierhandbuch

Seite:von 66
PDF herunterladen
Neu laden
herunterladen
®
Altera Corporation 1
MAX 7000
Programmable Logic
Device Family
September 2005, ver. 6.7 Data Sheet
DS-MAX7000-6.7
Features...
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX
7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see Tables 1 and 2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the MAX 7000A Programmable Logic Device Family
Data Sheet or the MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature EPM7032 EPM7064 EPM7096 EPM7128E EPM7160E EPM7192E EPM7256E
Usable
gates
600 1,250 1,800 2,500 3,200 3,750 5,000
Macrocells 32 64 96 128 160 192 256
Logic array
blocks
2468101216
Maximum
user I/O pins
36 68 76 100 104 124 164
t
PD
(ns) 6 6 7.5 7.5 10 12 12
t
SU
(ns)5566777
t
FSU
(ns)2.5 2.533333
t
CO1
(ns) 4 4 4.5 4.5 5 6 6
f
CNT
(MHz) 151.5 151.5 125.0 125.0 100.0 90.9 90.9
Verzeichnis

EPM7064BTC44-3 Datenblatt-PDF

EPM7064BTC44-3 Datenblatt PDF
Altera
66 Seiten, 963 KB
EPM7064BTC44-3 Programmierhandbuch
Altera
66 Seiten, 1487 KB
EPM7064BTC44-3 Anderes Datenblatt
Altera
18 Seiten, 486 KB

EPM7064 Datenblatt-PDF

EPM7064
Datenblatt PDF
Altera
Programmable logic , 64 macrocells, 4 logic array blocks, 36 I/O pins, 10ns
EPM7064SLC44-10N
Datenblatt PDF
Altera
CPLD MAX 7000S Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 5V 44Pin PLCC
EPM7064STC100-10N
Datenblatt PDF
Altera
CPLD MAX 7000S Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 5V 100Pin TQFP
EPM7064LC44-15
Datenblatt PDF
Altera
CPLD MAX 7000 Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 5V 44Pin PLCC
EPM7064SLC44-7N
Datenblatt PDF
Altera
CPLD MAX 7000S Family 1.25K Gates 64 Macro Cells 166.7MHz CMOS Technology 5V 44Pin PLCC
EPM7064AETC44-10N
Datenblatt PDF
Altera
CPLD MAX 7000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM7064AETI44-7N
Datenblatt PDF
Altera
CPLD MAX 7000A Family 1.25K Gates 64 Macro Cells 135.1MHz CMOS Technology 3.3V 44Pin TQFP
EPM7064LC84-15
Datenblatt PDF
Altera
CPLD MAX 7000 Family 1.25K Gates 64 Macro Cells 76.9MHz CMOS Technology 5V 84Pin PLCC
EPM7064AETI44-7
Programmierhandbuch
Altera
CPLD MAX 7000A Family 1.25K Gates 64 Macro Cells 135.1MHz CMOS Technology 3.3V 44Pin TQFP
EPM7064LC68-15
Datenblatt PDF
Altera
Ic Cpld 64mc 15ns 68plcc Ic Cpld 64mc 15ns 68plcc Ic Cpld 64mc 15ns 68plcc Ic Cpld 64mc 15ns 68plcc
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Dokumentation beziehen: EPM7064 Datenblatt PDF
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden