Web Analytics
Datasheet
Teiledatenblatt > CPLD chip > Altera > EPM3064ATC44-7 Datenblatt-PDF > EPM3064ATC44-7 Programmierhandbuch Seite 1/47
EPM3064ATC44-7
€ 3.97
Preis von AiPCBA

EPM3064ATC44-7 Programmierhandbuch - Altera

Aktualisierte Uhrzeit: 2024-07-28 20:20:15 (UTC+8)

EPM3064ATC44-7 Programmierhandbuch

Seite:von 47
PDF herunterladen
Neu laden
herunterladen
®
Altera Corporation 1
MAX 3000A
Programmable Logic
Device Family
June 2006, ver. 3.5 Data Sheet
DS-MAX3000A-3.5
Features...
High–performance, low–cost CMOS EEPROM–based programmable
logic devices (PLDs) built on a MAX
®
architecture (see Table 1)
3.3-V in-system programmability (ISP) through the built–in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
ISP circuitry compliant with IEEE Std. 1532
Built–in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1-1990
Enhanced ISP features:
Enhanced ISP algorithm for faster programming
ISP_Done bit to ensure complete programming
Pull-up resistor on I/O pins during in–system programming
High–density PLDs ranging from 600 to 10,000 usable gates
4.5–ns pin–to–pin logic delays with counter frequencies of up to
227.3 MHz
MultiVolt
TM
I/O interface enabling the device core to run at 3.3 V,
while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic
levels
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier
(PLCC), and FineLine BGA
TM
packages
Hot–socketing support
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
Industrial temperature range
Table 1. MAX 3000A Device Features
Feature EPM3032A EPM3064A EPM3128A EPM3256A EPM3512A
Usable gates 600 1,250 2,500 5,000 10,000
Macrocells 32 64 128 256 512
Logic array blocks 2 4 8 16 32
Maximum user I/O
pins
34 66 98 161 208
t
PD
(ns) 4.5 4.5 5.0 7.5 7.5
t
SU
(ns) 2.9 2.8 3.3 5.2 5.6
t
CO1
(ns) 3.0 3.1 3.4 4.8 4.7
f
CNT
(MHz) 227.3 222.2 192.3 126.6 116.3
Verzeichnis

EPM3064ATC44-7 Datenblatt-PDF

EPM3064ATC44-7 Datenblatt PDF
Altera
46 Seiten, 485 KB
EPM3064ATC44-7 Programmierhandbuch
Altera
47 Seiten, 426 KB
EPM3064ATC44-7 Anderes Datenblatt
Altera
7 Seiten, 212 KB
EPM3064ATC44-7 Verpackung
Altera
4 Seiten, 79 KB
EPM3064ATC44-7 Andere Referenzen
Altera
1 Seiten, 151 KB

EPM3064 Datenblatt-PDF

EPM3064ATC44-10N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATC100-10N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ATI44-10N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATC100-10
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ALC44-10N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin PLCC
EPM3064ATC44-10
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATC44-7N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 135.1MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATI100-10N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ATC100-7N
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 135.1MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ALC44-10
Datenblatt PDF
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin PLCC
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Dokumentation beziehen: EPM3064 Datenblatt PDF
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden