Web Analytics
Datasheet
Teiledatenblatt > FPGA Chip > Altera > EP1K100FC484-3 Datenblatt-PDF > EP1K100FC484-3 Programmierhandbuch Seite 1/86
EP1K100FC484-3
€ 67.98
Preis von AiPCBA

EP1K100FC484-3 Programmierhandbuch - Altera

Aktualisierte Uhrzeit: 2024-06-30 12:32:53 (UTC+8)

EP1K100FC484-3 Programmierhandbuch

Seite:von 86
PDF herunterladen
Neu laden
herunterladen
®
Altera Corporation 1
ACEX 1K
Programmable Logic Device Family
May 2003, ver. 3.4 Data Sheet
DS-ACEX-3.4
Development
13
Tools
Features...
Programmable logic devices (PLDs), providing low cost
system-on-a-programmable-chip (SOPC) integration in a single
device
Enhanced embedded array for implementing megafunctions
such as efficient memory and specialized logic functions
Dual-port capability with up to 16-bit width per embedded array
block (EAB)
Logic array for general logic functions
High density
10,000 to 100,000 typical gates (see Table 1)
Up to 49,152 RAM bits (4,096 bits per EAB, all of which can be
used without reducing logic capacity)
Cost-efficient programmable architecture for high-volume
applications
Cost-optimized process
Low cost solution for high-performance communications
applications
System-level features
MultiVolt
TM
I/O pins can drive or be driven by 2.5-V, 3.3-V, or
5.0-V devices
Low power consumption
Bidirectional I/O performance (setup time [t
SU
] and clock-to-
output delay [t
CO
]) up to 250 MHz
Fully compliant with the peripheral component interconnect
Special Interest Group (PCI SIG) PCI Local Bus Specification,
Revision 2.2 for 3.3-V operation at 33 MHz or 66 MHz
Extended temperature range
Table 1. ACEX
TM
1K Device Features
Feature EP1K10 EP1K30 EP1K50 EP1K100
Typical gates 10,000 30,000 50,000 100,000
Maximum system gates 56,000 119,000 199,000 257,000
Logic elements (LEs) 576 1,728 2,880 4,992
EABs 3 6 10 12
Total RAM bits 12,288 24,576 40,960 49,152
Maximum user I/O pins 136 171 249 333
Verzeichnis

EP1K100FC484-3 Datenblatt-PDF

EP1K100FC484-3 Programmierhandbuch
Altera
86 Seiten, 1142 KB
EP1K100FC484-3 Anderes Datenblatt
Altera
18 Seiten, 486 KB

EP1K100 Datenblatt-PDF

EP1K100
Datenblatt PDF
Altera
Programmable Logic Device Family
EP1K100QC208-3
Datenblatt PDF
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 200MHz CMOS Technology 2.5V 208Pin PQFP
EP1K100QI208-2N
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 250MHz 0.22um Technology 2.5V 208Pin PQFP
EP1K100FC484-3N
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 200MHz 0.22um Technology 2.5V 484Pin FBGA
EP1K100FI256-2
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 250MHz CMOS Technology 2.5V 256Pin FBGA
EP1K100FI484-2N
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 250MHz 0.22um Technology 2.5V 484Pin FBGA
EP1K100QC208-3N
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 200MHz 0.22um Technology 2.5V 208Pin PQFP
EP1K100FC256-3N
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 200MHz CMOS Technology 2.5V 256Pin FBGA
EP1K100FC484-2
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 250MHz CMOS Technology 2.5V 484Pin FBGA
EP1K100QC208-2N
Programmierhandbuch
Altera
FPGA ACEX 1K Family 100K Gates 4992 Cells 250MHz CMOS Technology 2.5V 208Pin PQFP
Datenblatt-PDF-Suche
Suche
100 Millionen Datenblatt-PDF, aktualisieren Sie mehr als 5.000 PDF-Dateien pro Tag.
Kontakt online
Bonnie - AiPCBA Sales Manager Online, vor 5 Minuten
Ihre E-Mail *
Nachricht *
Senden