herunterladen
![](https://oss-datasheet.aipcba.com/html/45737283B8D8545B75B779D2E7AE0388/bg1.png)
CY8C20236A, CY8C20566A
Automotive CapSense
®
Applications
Cypress Semiconductor Corporation • 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600
Document Number: 001-63115 Rev. *B Revised July 19, 2011
CapSense Applications
Features
■ Automotive Electronics Council (AEC) Q100 qualified
■ Operating Range: 1.71 V to 5.5 V
■ Low power CapSense
®
block
❐ Configurable capacitive sensing elements
❐ Supports SmartSense
❐ Supports a combination of CapSense buttons, sliders,
touchpads, touchscreens, and proximity sensors
■ Powerful Harvard-architecture processor
❐ M8C CPU speed can be up to 24 MHz or sourced by an
external crystal, resonator, or clock signal
❐ Low power at high speed
❐ Interrupt controller
❐ Temperature range: –40 °C to +85 °C
■ Flexible on-chip memory
❐ Two program/data storage size options:
• CY8C20x36A: 8 KB flash/1 KB SRAM
• CY8C20x66A: 32 KB flash/2 KB SRAM
❐ 1,000 flash erase/write cycles
❐ Partial flash updates
❐ Flexible protection modes
❐ In-system serial programming (ISSP)
■ Precision, programmable clocking
❐ Internal main oscillator (IMO): 6/12/24 MHz ± 5%
❐ Internal low speed oscillator (ILO) at 32 kHz for watchdog
and sleep timers
❐ Precision 32 kHz oscillator for optional external crystal
■ Programmable pin configurations
❐ Up to 36 general-purpose I/Os (GPIOs) (depending on
package)
❐ Dual mode GPIO: All GPIOs support digital I/O and analog
inputs
❐ 25-mA sink current on each GPIO
• 120 mA total sink current on all GPIOs
❐ Pull-up, high Z, open-drain modes on all GPIOs
❐ CMOS drive mode – 5 mA source current on ports 0 and 1
and 1 mA on ports 2, 3, and 4
• 20 mA total source current on all GPIOs
❐ Selectable, regulated digital I/O on port 1
❐ Configurable input threshold on port 1
❐ Hot-swap capability on all Port 1 GPIO
■ Versatile analog mux
❐ Common internal analog bus
❐ Simultaneous connection of I/O
❐ High power supply rejection ratio (PSRR) comparator
❐ Low-dropout voltage regulator for all analog resources
■ Additional system resources
❐ I
2
C Slave:
• Selectable to 50 kHz, 100 kHz, or 400 kHz
• No clock stretching (under most conditions)
• Implementation during sleep modes with less than 100 µA
• Hardware address validation
❐ SPI master and slave: Configurable 46.9 kHz to 12 MHz
❐ Three 16-bit timers
❐ Watchdog and sleep timers
❐ Internal voltage reference
❐ Integrated supervisory circuit
❐ 8 to 10-bit incremental analog-to-digital converter (ADC)
❐ Two general-purpose high speed, low power analog
comparators
■ Complete development tools
❐ Free development tool (PSoC Designer™)
❐ Full-featured, in-circuit emulator (ICE) and programmer
❐ Full-speed emulation
❐ Complex breakpoint structure
❐ 128 KB trace memory
■ Package options
❐ CY8C20x36A:16-Pin 3 × 3 × 0.6 mm QFN
❐ CY8C20x66A: 48-Pin SSOP
Verzeichnis
- ・ Konfiguration des Pinbelegungsdiagramms on Seite 7 Seite 8
- ・ Abmessungen des Paketumrisses on Seite 22
- ・ Teilenummerierungssystem on Seite 26
- ・ Blockdiagramm on Seite 2 Seite 4
- ・ Schweißen Temperatur on Seite 23
- ・ Beschreibung der Funktionen on Seite 26
- ・ Technische Daten on Seite 9 Seite 10 Seite 11 Seite 12 Seite 13
- ・ Anwendungsbereich on Seite 1
- ・ Elektrische Spezifikation on Seite 9 Seite 14